EasyManuals Logo
Home>Renesas>Computer Hardware>RL78/D1A

Renesas RL78/D1A User Manual

Renesas RL78/D1A
1879 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #1749 background imageLoading...
Page #1749 background image
RL78/F13, F14 CHAPTER 34 ELECTRICAL SPECIFICATIONS (GRADE L)
R01UH0368EJ0210 Rev.2.10 1717
Dec 10, 2015
(11) During communication at different potential (3-V supply system) (simplified I
2
C mode)
(SDAr: TTL input buffer mode or N-ch open-drain output (EV
DD0 tolerance) mode, SCLr: N-ch open-drain
output (EV
DD0 tolerance) mode)
(TA = -40 to +105C, 4.0 V EVDD0 = EVDD1 = VDD 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)
Parameter Symbol Conditions MIN. MAX. Unit
SCLr clock frequency fSCL 2.7 V Vb 4.0 V,
C
b = 100 pF, Rb = 1.4 k
400
Note
kHz
Hold time when SCLr = ”L” tLOW 2.7 V Vb 4.0 V,
C
b = 100 pF, Rb = 1.4 k
1200 ns
Hold time when SCLr = ”H” tHIGH 2.7 V Vb 4.0 V,
C
b = 100 pF, Rb = 1.4 k
600 ns
Data setup time (reception) tSU:DAT 2.7 V Vb 4.0 V,
C
b = 100 pF, Rb = 1.4 k
135 + 1/f
MCK ns
Data hold time (transmission) tHD:DAT 2.7 V Vb 4.0 V,
C
b = 100 pF, Rb = 1.4 k
0 140 ns
Note fSCL fMCK/4 must also be satisfied.

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Renesas RL78/D1A and is the answer not in the manual?

Renesas RL78/D1A Specifications

General IconGeneral
BrandRenesas
ModelRL78/D1A
CategoryComputer Hardware
LanguageEnglish

Related product manuals