RL78/F13, F14 CHAPTER 21 INTERRUPT FUNCTIONS
R01UH0368EJ0210 Rev.2.10 1477
Dec 10, 2015
Notes 1. The default priority determines the sequence of interrupts if two or more maskable interrupts occur
simultaneously. Zero indicates the highest priority and 55 indicates the lowest priority.
2. Basic configuration types (A) to (F) correspond to (A) to (F) in Figure 21-1.
3. Not provided in Group A products.
4. Whether the interrupt source is the detection of edge input on a pin or a TAU count end/capture end interrupt
is not detectable.
5. Only INTST1 is provided.
6. To determine whether the actual interrupt source is INTP8 or INTRTC, read the INTFLG02 bit in the INTFLG0
register or the WAFG and RIFG bits in the RTCC1 register.