EasyManuals Logo

Renesas RL78/F14 User Manual

Renesas RL78/F14
1879 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #399 background imageLoading...
Page #399 background image
RL78/F13, F14 CHAPTER 5 CLOCK GENERATOR
R01UH0368EJ0210 Rev.2.10 367
Dec 10, 2015
Remark f
X: X1 clock oscillation frequency
fIH: High-speed on-chip oscillator clock frequency (64 MHz max.)
Note
f
EX: External main system clock frequency
fMX: High-speed system clock frequency
f
MAIN: Main system clock frequency
f
XT: XT1 clock oscillation frequency
fEXS: External subsystem clock frequency
f
SUB: Subsystem clock frequency
f
CLK: CPU/peripheral hardware clock frequency
fIL: Low-speed on-chip oscillator clock frequency
f
SL: Subsystem/low-speed on-chip oscillator select clock frequency
f
MP: Main system/PLL select clock frequency
f
PLL: PLL clock frequency
Note f
IH is controlled by hardware so that the MDIV register is set to 01H (fMP = two frequency division) when fIH is set
to 64 MHz or 48 MHz. When supplying 64 MHz or 48 MHz to timer RD, set f
CLK to fIH.
Figure 5-2. Block Diagram of PLL Circuit
(Remark is listed on the next page.)
Prescaler
Clock monitor control circuit
PLL circuit
(x12, x16)
PLLON
PLLMUL
CSS CLKMB
f
MAIN
f
IL
f
PLLO
PLLDIV0
SELPLLS
PLL status register
(PLLSTS)
f
PLLI
f
MP
f
PLL
LCKSEL1LCKSEL0
LOCK
Selector
SELPLL
Counter
Clock output/buzzer output
PLL control register
(PLLCTL)
PLL control register
(PLLCTL)
PLL control register
(PLLCTL)
PLL control
register
(PLLCTL)
System clock control
register (CKC)
User option byte
(000C1H/020C1H)
PLL status register
(PLLSTS)
Divider
(x1/2, x1/4)

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Renesas RL78/F14 and is the answer not in the manual?

Renesas RL78/F14 Specifications

General IconGeneral
BrandRenesas
ModelRL78/F14
CategoryComputer Hardware
LanguageEnglish

Related product manuals