EasyManua.ls Logo

Intel Embedded Intel486

Intel Embedded Intel486
334 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
4-39
BUS OPERATION
For cacheable and non-burst or burst cycles, HOLD is acknowledged during backoff only if
HOLD and BOFF# are asserted during an active bus cycle (after ADS# asserted) and before the
first RDY# or BRDY# has been asserted (see Figure 4-30). The order in which HOLD and
BOFF# are asserted is unimportant (as long as both are asserted prior to the first RDY#/BRDY#
asserted by the system). Figure 4-30 shows the case where HOLD is asserted first; HOLD could
be asserted simultaneously or after BOFF# and still be acknowledged.
The pins floated during bus hold are: BE3#–BE0#, PCD, PWT, W/R#, D/C#, M/O#, LOCK#,
PLOCK#, ADS#, BLAST#, D31–D0, A31–A2, and DP3–DP0.
Figure 4-30. HOLD Request Acknowledged during BOFF#
242202-095
CLK
ADS#
M/IO#
D/C#
KEN#
BRDY#
RDY#
W/R#
HOLD
HLDA
BOFF#
Ti Ti Ti Ti Ti T1 T2 Ti Ti Ti Ti

Table of Contents

Related product manuals