EasyManua.ls Logo

ASTRO VG-873 - Page 242

ASTRO VG-873
579 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
224
[4] MODE3 (8 Lane) - (screen split vertically into 2)
Using lanes 1 and 2 and lanes 3 and 4, the left half of the image is output in the even and odd numbers; similarly,
using lanes 5 and 6 and lanes 7 and 8, the right half of the image is output in the even and odd numbers.
Given here as an example where the resolution is 4096 × 2048, the dot clock frequency is 592 MHz and the output
bit depth is 10 bits.
・・・
L0~L2159
D 2040
D 2042
D 2044
D 2046
[9:0] [9:0] [9:0] [9:0]
D 0
[9:0]
D 2
D 4
D 6
・・・
[9:0] [9:0] [9:0]
D 2041
[9:0]
D 2043
D 2045
D 2047
[9:0] [9:0] [9:0]
[9:0]
・・・
[9:0] [9:0] [9:0]
D 1
D 3
D 5
D 7
D 4088
D 4090
D 4092
D 4094
[9:0] [9:0] [9:0] [9:0]
D 2048
[9:0]
D 2050
D 2052
D 2054
・・・
[9:0] [9:0] [9:0]
D 4089
[9:0]
D 4091
D 4093
D 4095
[9:0] [9:0] [9:0]
[9:0]
・・・
[9:0] [9:0] [9:0]
D 2049
D 2051
D 2053
D 2055
L0~L2159
L0~L2159
L0~L2159
L0~L2159
[9:0] [9:0] [9:0] [9:0][9:0]
・・・
[9:0] [9:0] [9:0]
[9:0] [9:0] [9:0] [9:0][9:0]
・・・
[9:0] [9:0] [9:0]
L0~L2159
[9:0] [9:0] [9:0] [9:0][9:0]
・・・
[9:0] [9:0] [9:0]
L0~L2159
[9:0] [9:0] [9:0] [9:0][9:0]
・・・
[9:0] [9:0] [9:0]
L0~L2159
D 8
D10
D 12
D14
D 2032
D 2034
D 2036
D 2038
D 2033
D 2035
D 2037
D 2039
D 9
D 11
D13
D 15
D 4080
D 4082
D 4084
D 4086
D 2056
D 2058
D 2060
D 2062
D 4081
D 4083
D 4085
D 4087
D 2057
D 2059
D 2061
D 2063
CLK
74MHz
Lane 1
Lane 2
Lane 3
Lane 4
Lane 5
Lane 6
Lane 7
Lane 8
Lane 1 Lane 2 Lane 3 Lane4 Lane 5 Lane 6 Lane 7 Lane 8
Lane 5-6 Lane 7-8Lane 1-2 Lane 3-4

Table of Contents