Chapter 4 INTERFACE SETTINGS
229
[3] MODE2 (8 Lane) - Cross Mode
Using 1-8 lanes, the image is output with the pixel assignment as below without splitting the screen.
This example is a case where the resolution is 1920 × 1080, the dot clock frequency is 592 MHz and the output bit
depth is 10 bits.
・・・
・・・
・・・
・・・
[9:0] [9:0] [9:0] [9:0][9:0] [9:0] [9:0] [9:0]
[9:0] [9:0] [9:0] [9:0][9:0] [9:0] [9:0] [9:0]
[9:0] [9:0] [9:0] [9:0][9:0] [9:0] [9:0] [9:0]
・・・
[9:0] [9:0] [9:0] [9:0][9:0] [9:0] [9:0] [9:0]
・・・
[9:0] [9:0] [9:0] [9:0][9:0] [9:0] [9:0] [9:0]
・・・
[9:0] [9:0] [9:0] [9:0][9:0] [9:0] [9:0] [9:0]
CLK
74MHz
L0~L1079
L0~L1079
L0~L1079
L0~L1079
L0~L1079
L0~L1079
・・・
[9:0] [9:0] [9:0] [9:0][9:0] [9:0] [9:0] [9:0]
L0~L1079
・・・
[9:0] [9:0] [9:0] [9:0][9:0] [9:0] [9:0] [9:0]
L0~L1079
D 0 D 8 D 1904 D 1912D 16 D 24 D1888 D1896
D 4 D 12 D 1908 D 1916D20 D 28 D1892 D1900
D 1 D 9 D 1905 D 1913D17 D 25 D1889 D1897
D 5 D 13 D 1909 D 1917D 21 D 29 D1983 D1901
D 1906 D 1914D 2 D 10 D 18 D26 D1890 D1898
D 1910 D 1918D 6 D 14 D22 D 30 D1894 D1902
D 3 D 11 D 1907 D 1915D 19 D 27 D1891 D1899
D 7 D 15 D 1911 D 1919D23 D31 D1985 D1903
Lane 1
Lane 2
Lane 3
Lane 4
Lane 5
Lane 6
Lane 7
Lane 8
Lane 1
Lane 5-6 Lane 7-8Lane 1-2 Lane 3-4
Lane 8Lane 2 Lane 3 Lane4 Lane 5 Lane 6 Lane 7