EasyManuals Logo

Intel 386 User Manual

Intel 386
691 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #582 background imageLoading...
Page #582 background image
D-17
SYSTEM REGISTER QUICK REFERENCE
D.12 DMACMD2
DMA Command 2
DMACMD2
(write only)
Expanded Addr:
ISA Addr:
Reset State:
F01AH
08H
7 0
PL1 PL0 ES DS
Bit
Number
Bit
Mnemonic
Function
7–4 Reserved; for compatibility with future devices, write zeros to these bits.
3–2 PL1:0 Low Priority Level Set:
Use these bits to assign a particular bus request to the lowest priority
level in fixed priority mode.
00 = Assigns channel 0’s request (DREQ0) to the lowest priority level
01 = Assigns channel 1’s request (DREQ1) to the lowest priority level
10 = Assigns the external bus master request (HOLD) to the lowest
priority level
11 = Reserved
1 ES EOP# Sampling:
0 = Causes the DMA to sample the EOP# input asynchronously.
1 = Causes the DMA to sample the end-of-process (EOP#) input
synchronously.
0 DS DREQ
n
Sampling:
0 = Causes the DMA to sample the DREQ
n
inputs asynchronously.
1 = Causes the DMA to sample the channel request (DREQ
n
) inputs
synchronously.

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Intel 386 and is the answer not in the manual?

Intel 386 Specifications

General IconGeneral
Architecturex86
Clock Speed12 MHz to 40 MHz
Transistor Count275, 000
Data Bus Width32-bit
Address Bus Width32-bit
Instruction Setx86
Introduced1985
Maximum Memory4 GB
Operating ModesReal mode, Protected mode, Virtual 8086 mode
MMUYes
Voltage5V
ModelIntel 386
PackagePGA
Process1.5 μm to 1 μm

Related product manuals