EasyManua.ls Logo

Motorola MC68HC908AB32 - Stop Mode Entry Timing

Motorola MC68HC908AB32
392 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
System Integration Module (SIM)
Technical Data MC68HC908AB32Rev. 1.0
126 System Integration Module (SIM) MOTOROLA
A break interrupt during stop mode sets the SIM break STOP/WAIT bit
(SBSW) in the SIM break status register (SBSR).
The SIM counter is held in reset from the execution of the STOP
instruction until the beginning of stop recovery. It is then used to time the
recovery period. Figure 8-15 shows stop mode entry timing.
Figure 8-15. Stop Mode Entry Timing
Figure 8-16. Stop Mode Recovery from Interrupt or Break
STOP ADDR + 1 SAME SAMEIAB
IDB
PREVIOUS DATA NEXT OPCODE SAME
STOP ADDR
SAME
R/W
CPUSTOP
NOTE: Previous data can be operand data or the STOP opcode, depending on the last
instruction.
CGMXCLK
INT/BREAK
IAB
STOP + 2 STOP + 2 SP SP – 1 SP – 2 SP – 3
STOP +1
STOP RECOVERY PERIOD

Table of Contents

Related product manuals