EasyManua.ls Logo

ARM Cortex-A53 MPCore - Page 239

ARM Cortex-A53 MPCore
635 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
System Control
ARM DDI 0500D Copyright © 2013-2014 ARM. All rights reserved. 4-178
ID021414 Non-Confidential
Register access is encoded as follows:
4.5.17 Instruction Set Attribute Register 3
The ID_ISAR3 characteristics are:
Purpose Provides information about the instruction sets implemented by the
processor in AArch32.
Usage constraints This register is accessible as follows:
Must be interpreted with ID_ISAR0, ID_ISAR1, ID_ISAR2, ID_ISAR4,
and ID_ISAR5. See:
Instruction Set Attribute Register 0 on page 4-172.
Instruction Set Attribute Register 1 on page 4-173.
Instruction Set Attribute Register 2 on page 4-175.
Instruction Set Attribute Register 4 on page 4-179.
Instruction Set Attribute Register 5 on page 4-181.
Configurations ID_ISAR3 is architecturally mapped to AArch64 register
ID_ISAR3_EL1. See AArch32 Instruction Set Attribute Register 3 on
page 4-33.
There is one copy of this register that is used in both Secure and
Non-secure states.
Attributes ID_ISAR3 is a 32-bit register.
Figure 4-89 shows the ID_ISAR3 bit assignments.
Figure 4-89 ID_ISAR3 bit assignments
Table 4-173 ID_ISAR2 access encoding
coproc opc1 CRn CRm opc2
1111 000 0000 0010 010
EL0
(NS)
EL0
(S)
EL1
(NS)
EL1
(S)
EL2
EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
--RORORORO RO
TabBranch
31 28 27 24 23 20 19 16 15 12 11 8 7 4 3 0
ThumbCopy SVC SaturateThumbEE SynchPrim SIMDTrueNOP

Table of Contents

Related product manuals