EasyManua.ls Logo

Renesas HD6417641 - Figure 25.15 Basic Bus Timing for Normal Space (One Cycle of Externally Input;Waitsel = 0)

Renesas HD6417641
1036 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Section 25 Electrical Characteristics
Rev. 4.00 Sep. 14, 2005 Page 927 of 982
REJ09B0023-0400
T1
t
AD1
t
AS
t
CSD1
TwX T2
t
AD1
t
RWD1
t
RWD1
t
CSD1
t
RSD
t
RSD
t
AH
t
RDH1
t
RDS1
t
WED1
t
WED1
t
AH
t
BSD
t
BSD
t
WTH1
t
WTS1
t
WTH1
t
WTS1
t
DACD
t
DACD
t
WDH1
t
WDD1
WAIT
Note: * Waveform for DACKn when active low is selected.
CKIO
A25 to A0
CSn
RD/WR
RD
D31 to D0
Read
WEn
BS
DACKn*
D31 to D0
Write
Figure 25.15 Basic Bus Timing for Normal Space
(One Cycle of Externally Input/WAITSEL = 0)

Table of Contents

Related product manuals