EasyManua.ls Logo

ARM Cortex-A53 MPCore - Page 463

ARM Cortex-A53 MPCore
635 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Performance Monitor Unit
ARM DDI 0500D Copyright © 2013-2014 ARM. All rights reserved. 12-9
ID021414 Non-Confidential
The PMCR_EL0 can be accessed through the internal memory-mapped interface and the
external debug interface, offset
0xE04
.
12.4.2 Performance Monitors Common Event Identification Register 0
The PMCEID0_EL0 characteristics are:
Purpose Defines which common architectural and common microarchitectural
feature events are implemented.
Usage constraints This register is accessible as follows:
This register is accessible at EL0 when PMUSERENR_EL0.EN is set to 1.
Configurations The PMCEID0_EL0 is architecturally mapped to:
The AArch32 register PMCEID0. See Performance Monitors
Common Event Identification Register 0 on page 12-18.
The external register PMCEID0_EL0.
Attributes PMCEID0_EL0 is a 32-bit register.
Figure 12-3 shows the PMCEID0_EL0 bit assignments.
Figure 12-3 PMCEID0_EL0 bit assignments
Table 12-6 on page 12-10 shows the PMCEID0_EL0 bit assignments
EL0
EL1
(NS)
EL1
(S)
EL2
EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
Config RO RO RO RO RO
CE
31 08716 15 12346111230 29 28 27 26 25 24 23 22 21 20 19 18 17 1314 910 5
Table 12-5 PMCEID0_EL0 bit assignments
Bits Name Function
[31:0] CE[31:0] Common architectural and microarchitectural feature events that can be counted by the PMU event counters.
For each bit described in Table 12-6 on page 12-10, the event is implemented if the bit is set to 1, or not
implemented if the bit is set to 0.

Table of Contents

Related product manuals