EasyManua.ls Logo

Abov A96G166 - LVI Block Diagram; Figure 94. Configuration Timing When LVR RESET; Figure 95. LVI Block Diagram

Default Icon
247 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
18. Reset A96G166/A96A166/A96S166 User’s manual
178
Figure 94. Configuration Timing When LVR RESET
18.5 LVI block diagram
M
U
X
LVIF
LVIEN
2.46V
VDD
Reference
Voltage
Generator
2.68V
2.81V
LVI Circuit
LVILS[3:0]
3.06V
3.21V
3.56V
3.73V
3.91V
4.25V
2.00V
2.13V
2.28V
1.88V
4
Figure 95. LVI Block Diagram
VDD
Internal nPOR
PAD RESETB
BIT (for Config)
LVR_RESETB
BIT (for Reset)
INT-OSC 8MHz/8
INT-OSC (8MHz)
RESET_SYSB
Config Read
1us X 256 X 28h = about 10ms
1us X 4096 X 4h = about 16ms
F1
00
01
02
00
..
..
..
27
28
F1
H
INT-OSC 8MHz / 8 = 1MHz (1us)
H
H
Main OSC Off
01
02
03
04
00

Table of Contents

Related product manuals