EasyManua.ls Logo

Abov A96G166 - 7.1 Clock generator block diagram; 7.2 Register map

Default Icon
247 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
A96G166/A96A166/A96S166 User’s manual 7. Clock generator
71
7.1 Clock generator block diagram
In this section, a clock generator of A96G166/A96A166/A96S166 is described in a block diagram.
Clock
Change
System
Clock Gen.
SCLK
(Core, System,
Peripheral)
fx
BIT
WDT
BIT
overflow
XIN
XOUT
Main OSC
fXIN
STOP Mode
XCLKE
STOP Mode
HSIRCE
1/64
1/2
1/4
1/8
M
U
X
LIRC OSC
(128kHz)
Stabilization Time
Generation
BIT clock
SXIN
SXOUT
Sub OSC
fSUB
WT
2
SCLK[1:0]
1/16
1/32
3
IRCS[2:0]
fx/4096
fx/1024
fx/128
fx/16
M
U
X
3
BITCK[2:0]
HIRC OSC
(32MHz)
fLIRC
fHIRC
/32
LSIRC/32
Figure 26. Clock Generator Block Diagram
7.2 Register map
Table 10. Clock Generator Register Map
Name
Address
Direction
Default
Description
SCCR
8AH
R/W
00H
System and Clock Control Register
OSCCR
C8H
R/W
28H
Oscillator Control Register
XTFLSR
1038H
R/W
00H
Main Crystal OSC Filter Selection Register

Table of Contents

Related product manuals