MB95630H Series
74 FUJITSU SEMICONDUCTOR LIMITED MN702-00009-2v0-E
CHAPTER 5 INTERRUPTS
5.1 Interrupts
The interrupt level setting bits are compared with the interrupt level bits in the condition code
register (CCR:IL[1:0]).
If the interrupt level of an interrupt request is 3, the CPU ignores that interrupt request.
Table 5.1-1 shows the relationships between interrupt level setting bits and interrupt levels.
While the main program is being executed, the interrupt level bits in the condition code register
(CCR:IL[1:0]) are "0b11".
Table 5.1-1 Relationships Between Interrupt Level Setting Bits and Interrupt Levels
LXX[1:0] Interrupt level Priority
00 0 Highest
01 1
10 2
11 3 Lowest (No interrupt)
XX:00 to 23 Number of an interrupt request