EasyManua.ls Logo

Epson S1D13706 - Table 6-18: Single Monochrome 8-Bit Panel A.C. Timing; Figure 6-18: Single Monochrome 8-Bit Panel A.C. Timing

Epson S1D13706
672 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Epson Research and Development
Page 63
Vancouver Design Center
Hardware Functional Specification S1D13706
Issue Date: 01/11/13 X31B-A-001-08
Figure 6-18: Single Monochrome 8-Bit Panel A.C. Timing
1. Ts = pixel clock period
2. t1
min
= HPS + t4
min
3. t2
min
= t3
min
- (HPS + t4
min
)
4. t3
min
= HT
5. t4
min
= HPW
6. t5
min
= HPS - 1
7. t6
min
= HPS - (HDP + HDPS) + 4, if negative add t3
min
8. t14
min
= HDPS - (HPS + t4
min
), if negative add t3
min
Table 6-18: Single Monochrome 8-Bit Panel A.C. Timing
Symbol Parameter Min Typ Max Units
t1 FPFRAME setup to FPLINE falling edge note 2 Ts (note 1)
t2 FPFRAME hold from FPLINE falling edge note 3 Ts
t3 FPLINE period note 4 Ts
t4 FPLINE pulse width note 5 Ts
t5 MOD transition to FPLINE rising edge note 6 Ts
t6 FPSHIFT falling edge to FPLINE rising edge note 7 Ts
t7 FPSHIFT falling edge to FPLINE falling edge t6 + t4 Ts
t8 FPLINE falling edge to FPSHIFT falling edge t14 + 4 Ts
t9 FPSHIFT period 8 Ts
t10 FPSHIFT pulse width low 4 Ts
t11 FPSHIFT pulse width high 4 Ts
t12 FPDAT[7:0] setup to FPSHIFT falling edge 4 Ts
t13 FPDAT[7:0] hold to FPSHIFT falling edge 4 Ts
t14 FPLINE falling edge to FPSHIFT rising edge note 8 Ts
t12 t13
FPFRAME
FPLINE
DRDY (MOD)
Sync Timing
FPLINE
FPSHIFT
FPDAT[7:0]
Data Timing
t5
t1
t2
t3
t4
t14
t8 t9
t10t11
12
t7
t6

Table of Contents

Other manuals for Epson S1D13706

Related product manuals