EasyManua.ls Logo

Epson S1D13706 - Table 6-20: Single Color 8-Bit Panel A.C. Timing (Format 1); Figure 6-22: Single Color 8-Bit Panel A.C. Timing (Format 1)

Epson S1D13706
672 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Epson Research and Development
Page 67
Vancouver Design Center
Hardware Functional Specification S1D13706
Issue Date: 01/11/13 X31B-A-001-08
Figure 6-22: Single Color 8-Bit Panel A.C. Timing (Format 1)
1. Ts = pixel clock period
2. t1
min
= HPS + t4
min
3. t2
min
= t3
min
- (HPS + t4
min
)
4. t3
min
= HT
5. t4
min
= HPW
6. t6a
min
= HPS - (HDP + HDPS), if negative add t3
min
7. t6b
min
= HPS - (HDP + HDPS) + 2, if negative add t3
min
8. t14
min
= HDPS - (HPS + t4
min
), if negative add t3
min
Table 6-20: Single Color 8-Bit Panel A.C. Timing (Format 1)
Symbol Parameter Min Typ Max Units
t1 FPFRAME setup to FPLINE falling edge note 2 Ts (note 1)
t2 FPFRAME hold from FPLINE falling edge note 3 Ts
t3 FPLINE period note 4 Ts
t4 FPLINE pulse width note 5 Ts
t6a FPSHIFT falling edge to FPLINE rising edge note 6 Ts
t6b FPSHIFT2 falling edge to FPLINE rising edge note 7 Ts
t7a FPSHIFT falling edge to FPLINE falling edge t6a + t4 Ts
t7b FPSHIFT2 falling edge to FPLINE falling edge t6b + t4 Ts
t8 FPLINE falling edge to FPSHIFT rising, FPSHIFT2 falling edge t14 + 2 Ts
t9 FPSHIFT2, FPSHIFT period 4 6 Ts
t10 FPSHIFT2, FPSHIFT pulse width low 2 Ts
t11 FPSHIFT2, FPSHIFT pulse width high 2 Ts
t12 FPDAT[7:0] setup to FPSHIFT2, FPSHIFT falling edge 1 Ts
t13 FPDAT[7:0] hold from FPSHIFT2, FPSHIFT falling edge 1 Ts
t14 FPLINE falling edge to FPSHIFT rising edge note 8 Ts
FPFRAME
FPLINE
Sync Timing
FPLINE
FPSHIFT
FPDAT[7:0]
Data Timing
t14
t1
t2
t3
t4
t8 t9
t10t11
t12 t13
2
1
t7a
t6b
FPSHIFT2
t6a
t7b
t12
t13

Table of Contents

Other manuals for Epson S1D13706

Related product manuals