EasyManuals Logo

Keysight Technologies X Series Service Guide

Keysight Technologies X Series
671 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #292 background imageLoading...
Page #292 background image
292 Keysight N9010A EXA Service Guide
Analog/Digital IF Troubleshooting
40 MHz BW IF Section
A3 Digital IF Assembly Theory of Operation
Data Acquisition
The 22.5 MHz IF comes from the A2 Analog IF assembly. The input level to
the A3 Digital IF assembly is 25 dBm when observing the 50 MHz
calibrator signal. The IF input has a 25 MHz bandwidth centered at
22.5 MHz. The analog circuitry leading to the ADC converts the singled
ended signal from the Analog IF to differential required by the ADC. In
addition, it is part of a filter, part of which is on the AIF, which improves
distortion. Finally, it couples in the dither signal. The ADC is a 16 bit device
sampling continuously at 100 Ms/second.
The 250 MHz IF comes from the A15 Front End Control assembly. The input
level is approximately -25 dBm when observing the 50 MHz calibrator
signal. The IF input has a 40 MHz bandwidth centered at 250 MHz. The
analog circuitry leading to the ADC converts the single-ended signal from
the Front End Control to differential required by the ADC. Finally, it couples
in the dither signal. The ADC is a 12-bit device sampling continuously at
200 Ms/second.
Rear Panel Triggers
The board has two trigger inputs and two trigger outputs all used via BNC
connectors on the rear panel. The trigger inputs are used when an external
device has a trigger signal and the user wants to use that external trigger to
trigger the signal analyzer. The trigger outputs are used to synchronize
other pieces of test equipment to the analyzer. These outputs are
configurable through the Input/Output menu via the front panel of the
instrument.
The trigger inputs each allow trigger levels to be set from 5 to +5 volts
using the control DAC. The circuits have relatively high input impedance.
The trigger outputs have 50 Ω source impedance with TTL drive levels into
no load.
DSP
The outputs of the ADCs go to the T2 digital FPGA. T2 links the ADC with
memory and the Feldspar DSP. T2 does all the swept SA DSP and
orchestrates measurements. It also provides outputs to the reconstruction
system. Feldspar is a DPSP ASIC which performs all the DSP for wide-band
applications.
Refer to Chapter 12, “Block Diagrams.”.

Table of Contents

Other manuals for Keysight Technologies X Series

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Keysight Technologies X Series and is the answer not in the manual?

Keysight Technologies X Series Specifications

General IconGeneral
BrandKeysight Technologies
ModelX Series
CategoryMeasuring Instruments
LanguageEnglish

Related product manuals