EasyManua.ls Logo

Abov MC97F60128 - Page 191

Abov MC97F60128
382 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
191
MC97F60128
ABOV Semiconductor Co., Ltd.
PWM output Delay
If using the T8DLYA, T8DLYB, T8DLYC register, it can delay PWM output based on the rising edge. At that time, it
does not change the falling edge, so the duty is reduced as the time delay. In POLAA/BA/CA setting to ‘0’, the delay is
applied to the falling edge. In POLAA/BA/CA setting to ‘1’, the delay is applied to the rising edge. It can produce a pair
of Non-overlapping clock. The each channel is able to have 4-bit delay. As it can select the clock up to 1/8 divided
clock using NOPS[1:0] the delay of its maximum 128 timer clock cycle is produced.

Table of Contents

Related product manuals