Reset and clock control (RCC) RM0453
322/1454 RM0453 Rev 2
7.4.20 RCC APB2 peripheral clock enable register (RCC_APB2ENR)
Address offset: 0x060
Reset value: 0x0000 0000
Access: word, half-word and byte access
Note: When the peripheral clock is not active, the peripheral registers read or write access from
CPU1 is not supported.
Bits 31:7 Reserved, must be kept at reset value.
Bit 6 LPTIM3EN: CPU1 Low-power timer 3 clocks enable
This bit is set and cleared by software.
0: LPTIM3 bus and kernel clocks disabled for CPU1
1: LPTIM3 bus and kernel clocks enabled for CPU1
Bit 5 LPTIM2EN: CPU1 Low-power timer 2 clocks enable
Set and cleared by software.
0: LPTIM2 bus and kernel clocks disable for CPU1
1: LPTIM2 bus and kernel clocks enable for CPU1
Bits 4:1 Reserved, must be kept at reset value.
Bit 0 LPUART1EN: CPU1 Low power UART 1 clocks enable
Set and cleared by software.
0: LPUART1 bus and kernel clocks disable for CPU1
1: LPUART1 bus and kernel clocks enable for CPU1
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res.
TIM17
EN
TIM16
EN
Res.
rw rw
1514131211109876543210
Res.
USART1
EN
Res.
SPI1
EN
TIM1
EN
Res.
ADC
EN
Res. Res. Res. Res. Res. Res. Res. Res. Res.
rw rw rw rw
Bits 31:19 Reserved, must be kept at reset value.
Bit 18 TIM17EN: CPU1 Timer 17 clock enable
This bit is set and cleared by software.
0: TIM17 clock disabled for CPU1
1: TIM17 clock enabled for CPU1
Bit 17 TIM16EN: CPU1 Timer 16 clock enable
This bit is set and cleared by software.
0: TIM16 clock disabled for CPU1
1: TIM16 clock enabled for CPU1
Bits 16:15 Reserved, must be kept at reset value.
Bit 14 USART1EN: CPU1 USART1 clocks enable
This bit is set and cleared by software.
0: USART1 bus and kernel clocks disabled for CPU1
1: USART1 bus and kernel clocks enabled for CPU1