EasyManuals Logo

ST STM32WL55JC User Manual

ST STM32WL55JC
1454 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #342 background imageLoading...
Page #342 background image
Reset and clock control (RCC) RM0453
342/1454 RM0453 Rev 2
7.4.34 RCC CPU2 AHB2 peripheral clock enable register
(RCC_C2AHB2ENR)
Address offset: 0x14C
Reset value: 0x0000 0000
Access: no wait state, word, half-word and byte access
Note: When the peripheral clock is not active, the peripheral registers read or write access from
CPU2 is not supported.
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res.
1514131211109876543210
Res. Res. Res. Res. Res. Res. Res. Res.
GPIOH
EN
Res. Res. Res. Res.
GPIOC
EN
GPIOB
EN
GPIOA
EN
rw rw rw rw
Bits 31:8 Reserved, must be kept at reset value.
Bit 7 GPIOHEN: CPU2 IO port H clock enable
This bit is set and cleared by software.
0: IO port H clock disabled for CPU2
1: IO port H clock enabled for CPU2
Bits 6:3 Reserved, must be kept at reset value.
Bit 2 GPIOCEN: CPU2 IO port C clock enable
This bit is set and cleared by software.
0: IO port C clock disabled for CPU2
1: IO port C clock enabled for CPU2
Bit 1 GPIOBEN: CPU2 IO port B clock enable
This bit is set and cleared by software.
0: IO port B clock disabled for CPU2
1: IO port B clock enabled for CPU2
Bit 0 GPIOAEN: CPU2 IO port A clock enable
This bit is set and cleared by software.
0: IO port A clock disabled for CPU2
1: IO port A clock enabled for CPU2

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the ST STM32WL55JC and is the answer not in the manual?

ST STM32WL55JC Specifications

General IconGeneral
BrandST
ModelSTM32WL55JC
CategoryMicrocontrollers
LanguageEnglish

Related product manuals