EasyManuals Logo

ST STM32WL55JC User Manual

ST STM32WL55JC
1454 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #42 background imageLoading...
Page #42 background image
Contents RM0453
42/1454 RM0453 Rev 2
38.13 CPU2 ROM tables . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1420
38.13.1 CPU2 ROM1 memory type register (C2ROM1_MEMTYPER) . . . . . 1422
38.13.2 CPU2 ROM1 CoreSight peripheral identity register 4
(C2ROM1_PIDR4) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1423
38.13.3 CPU2 ROM1 CoreSight peripheral identity register 0
(C2ROM1_PIDR0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1423
38.13.4 CPU2 ROM1 CoreSight peripheral identity register 1
(C2ROM1_PIDR1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1424
38.13.5 CPU2 ROM1 CoreSight peripheral identity register 2
(C2ROM1_PIDR2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1424
38.13.6 CPU2 ROM1 CoreSight peripheral identity register 3
(C2ROM1_PIDR3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1425
38.13.7 CPU2 ROM1 CoreSight component identity register 0
(C2ROM1_CIDR0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1425
38.13.8 CPU2 ROM1 CoreSight peripheral identity register 1
(C2ROM1_CIDR1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1426
38.13.9 CPU2 ROM1 CoreSight component identity register 2
(C2ROM1_CIDR2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1426
38.13.10 CPU2 ROM1 CoreSight component identity register 3
(C2ROM1_CIDR3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1427
38.13.11 CPU2 ROM1 registers and reset values . . . . . . . . . . . . . . . . . . . . . . 1427
38.13.12 CPU2 ROM2 memory type register (C2ROM2_MEMTYPER) . . . . . 1428
38.13.13 CPU2 ROM2 CoreSight peripheral identity register 4
(C2ROM2_PIDR4) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1428
38.13.14 CPU2 ROM2 CoreSight peripheral identity register 0
(C2ROM2_PIDR0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1429
38.13.15 CPU2 ROM2 CoreSight peripheral identity register 1
(C2ROM2_PIDR1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1429
38.13.16 CPU2 ROM2 CoreSight peripheral identity register 2
(C2ROM2_PIDR2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1430
38.13.17 CPU2 ROM2 CoreSight peripheral identity register 3
(C2ROM2_PIDR3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1430
38.13.18 CPU2 ROM2 CoreSight component identity register 0
(C2ROM2_CIDR0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1431
38.13.19 CPU2 ROM2 CoreSight peripheral identity register 1
(C2ROM2_CIDR1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1431
38.13.20 CPU2 ROM2 CoreSight component identity register 2
(C2ROM2_CIDR2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1431
38.13.21 CPU2 ROM2 CoreSight component identity register 3
(C2ROM2_CIDR3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1432
38.13.22 CPU2 ROM2 register map and reset values . . . . . . . . . . . . . . . . . . . 1432
38.14 CPU2 breakpoint unit (BPU) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1433

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the ST STM32WL55JC and is the answer not in the manual?

ST STM32WL55JC Specifications

General IconGeneral
BrandST
ModelSTM32WL55JC
CategoryMicrocontrollers
LanguageEnglish

Related product manuals