EasyManua.ls Logo

Lattice Semiconductor CertusPro-NX - Page 121

Default Icon
171 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
CertusPro-NX SerDes/PCS Usage Guide
Preliminary Technical Note
FPGA-TN-02245-0.81 © 2020-2021 Lattice Semiconductor 121
All rights reserved. CONFIDENTIAL
Primitive Ports
MPCS Foundational IP Port
MPCS/EPCS
MPCS Foundational IP Port PIPE
CH[3:0]_PIPE_TX_ELEC_IDLE_LL
pipe_tx_elec_idle_LL_i
CH[3:0]_PIPE_RX_DATAEN_LL
pipe_rx_data_enable_LL_o
CH[3:0]_PIPE_RX_DATA_VALID_LL
pipe_rx_data_valid_LL_o
CH[3:0]_PIPE_RX_START_BLOCK_LL
pipe_rx_start_block_LL_o
CH[3:0]_PIPE_RX_SYNC_HEADER_LL
pipe_rx_sync_header_LL_o
CH[3:0]_PIPE_BLOCK_ALIGN_CONTROL_LL
pipe_block_align_control_LL_i
CH[3:0]_PIPE_RX_DATA_LL
pipe_rx_data_LL_o
CH[3:0]_PIPE_RX_DATAK_LL
pipe_rx_datak_LL_o
CH[3:0]_PIPE_RX_VALID_LL
pipe_rx_valid_LL_o
CH[3:0]_PIPE_RX_STATUS_LL
pipe_rx_status_LL_o
PIPE_PCLKOUT_LL
pipe_usr_clk_LL_o
Note:
[n] indicates lane/channel number, and n can be 0 ~ 11.

Table of Contents

Other manuals for Lattice Semiconductor CertusPro-NX