EasyManua.ls Logo

Renesas M32R/ECU Series - Page 697

Renesas M32R/ECU Series
839 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
16
16-20
WAIT CONTROLLER
16.3 Typical Operation of the Wait Controller
32180 Group Users Manual (Rev.1.0)
Figure 16.3.15 Read/Write Timing (for Access with Internal 2 and External 1 Wait States)
Read Read (4 cycles)
BCLK
A11A30
CS0#–CS3#
WR#
DB0–DB15
WAIT#
RD#
"H"
Note 1: For details about the Bus Mode Control Register, see Section 15.2.3, "Bus Mode Control Register."
Note 2: For details about the CS Area Wait Control Register, see Section 16.2.1, "CS Area Wait Control Registers."
Notes: • Circles in the above diagram indicate the sampling timing.
• BCLK is not output.
(Don't Care)
BHE#, BLE#
Internal
2 wait states
(Don't Care)
"H"
External
1 wait state
"L"
Write Write (4 cycles)
BCLK
A11A30
CS0#–CS3#
WR#
DB0–DB15
WAIT#
RD#
"H"
(Don't Care)
BHE#, BLE#
Internal
2 wait states
(Don't Care)
"H"
External
1 wait state
"L"
Bus Mode Control Register (Note 1)
BUSMOD bit = 1 (byte enable separated)
CS Area Wait Control Register (Note 2)
WTCSEL bit = 010 (2 wait)
SWAIT bit = 0 (without strobe wait)
RECOV bit = 0 (without recovery cycle)
IDLE bit = 0 (without idle cycle)

Table of Contents

Related product manuals