EasyManua.ls Logo

ARM ARM7TDMI - Figure 2-3 Register Organization in ARM State

Default Icon
286 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Programmer’s Model
ARM DDI 0210C Copyright © 2001, 2004 ARM Limited. All rights reserved. 2-9
FIQ mode has seven banked registers mapped to r8–r14 (r8_fiq–r14_fiq).
In ARM state, many FIQ handlers do not have to save any registers.
The User, IRQ, Supervisor, Abort, and undefined modes each have two banked registers
mapped to r13 and r14, allowing a private SP and LR for each mode.
System mode shares the same registers as User mode.
Figure 2-3 shows the ARM-state registers.
Figure 2-3 Register organization in ARM state
ARM-state general registers and program counter
r0
r1
r2
r3
r4
r5
r6
r7
r8
r9
r10
r11
r12
r13
r14
r15 (PC)
System and User
CPSR CPSR
SPSR_fiq
CPSR
SPSR_svc
CPSR
SPSR_abt
CPSR
SPSR_irq
CPSR
SPSR_und
ARM-state program status registers
= banked register
r0
r1
r2
r3
r4
r5
r6
r7
r8_fiq
r9_fiq
r10_fiq
r11_fiq
r12_fiq
r13_fiq
r14_fiq
r15 (PC)
FIQ
r0
r1
r2
r3
r4
r5
r6
r7
r13_svc
r14_svc
r15 (PC)
Supervisor
r8
r9
r10
r11
r12
r0
r1
r2
r3
r4
r5
r6
r7
r13_abt
r14_abt
r15 (PC)
Abort
r8
r9
r10
r11
r12
r0
r1
r2
r3
r4
r5
r6
r7
r13_irq
r14_irq
r15 (PC)
IRQ
r8
r9
r10
r11
r12
r0
r1
r2
r3
r4
r5
r6
r7
r13_und
r14_und
r15 (PC)
Undefined
r8
r9
r10
r11
r12

Table of Contents

Other manuals for ARM ARM7TDMI

Related product manuals