EasyManuals Logo

ST STM32G473 User Manual

ST STM32G473
2126 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #325 background imageLoading...
Page #325 background image
RM0440 Rev 4 325/2126
RM0440 Reset and clock control (RCC)
338
7.4.25 APB2 peripheral clocks enable in Sleep and Stop modes register
(RCC_APB2SMENR)
Address: 0x80
Reset value: 0x0437 F801
Access: word, half-word and byte access
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
Res. Res. Res. Res. Res.
HRTIM1
SMEN
Res. Res. Res. Res.
SAI1
SMEN
TIM20
SMEN
Res.
TIM17
SMEN
TIM16
SMEN
TIM15
SMEN
rw rw rw rw rw rw
1514131211109876543210
SPI4
SMEN
USART1
SMEN
TIM8
SMEN
SPI1
SMEN
TIM1
SMEN
Res. Res. Res. Res. Res. Res. Res. Res. Res. Res.
SYS
CFG
SMEN
rw rw rw rw rw rw
Bits 31:27 Reserved, must be kept at reset value.
Bit 26 HRTIM1SMEN: HRTIM1 timer clocks enable during Sleep and Stop modes
Set and cleared by software.
0: HRTIM1 clocks disabled by the clock gating
(1)
during Sleep and Stop modes
1: HRTIM1 clocks enabled by the clock gating
(1)
during Sleep and Stop modes
Bits 25:22 Reserved, must be kept at reset value.
Bit 21 SAI1SMEN: SAI1 clocks enable during Sleep and Stop modes
Set and cleared by software.
0: SAI1 clocks disabled by the clock gating
(1)
during Sleep and Stop modes
1: SAI1 clocks enabled by the clock gating
(1)
during Sleep and Stop modes
Bit 20 TIM20SMEN: TIM20 timer clocks enable during Sleep and Stop modes
Set and cleared by software.
0: TIM20 clocks disabled by the clock gating
(1)
during Sleep and Stop modes
1: TIM20 clocks enabled by the clock gating
(1)
during Sleep and Stop modes
Bit 19 Reserved, must be kept at reset value.
Bit 18 TIM17SMEN: TIM17 timer clocks enable during Sleep and Stop modes
Set and cleared by software.
0: TIM17 timer clocks disabled by the clock gating
(1)
during Sleep and Stop modes
1: TIM17 timer clocks enabled by the clock gating
(1)
during Sleep and Stop modes
Bit 17 TIM16SMEN: TIM16 timer clocks enable during Sleep and Stop modes
Set and cleared by software.
0: TIM16 timer clocks disabled by the clock gating
(1)
during Sleep and Stop modes
1: TIM16 timer clocks enabled by the clock gating
(1)
during Sleep and Stop modes
Bit 16 TIM15SMEN: TIM15 timer clocks enable during Sleep and Stop modes
Set and cleared by software.
0: TIM15 timer clocks disabled by the clock gating
(1)
during Sleep and Stop modes
1: TIM15 timer clocks enabled by the clock gating
(1)
during Sleep and Stop mode

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the ST STM32G473 and is the answer not in the manual?

ST STM32G473 Specifications

General IconGeneral
BrandST
ModelSTM32G473
CategoryMicrocontrollers
LanguageEnglish

Related product manuals