RM0401 Rev 3 345/771
RM0401 General-purpose timers (TIM5)
389
Figure 103. Counter timing diagram, internal clock divided by N
Figure 104. Counter timing diagram, Update event when ARPE=0 (TIMx_ARR not
preloaded)
06Y9
&.B,17
7LPHUFORFN &.B&17
&RXQWHUUHJLVWHU
8SGDWHHYHQW8(9
&RXQWHURYHUIORZ
8SGDWHLQWHUUXSWIODJ8,)
)
))
06Y9
&.B,17
7LPHUFORFN &.B&17
&RXQWHUUHJLVWHU
8SGDWHHYHQW8(9
&RXQWHURYHUIORZ
8SGDWHLQWHUUXSWIODJ8,)
&17B(1
$XWRUHORDGUHJLVWHU
:ULWHDQHZYDOXHLQ7,0[B$55