EasyManua.ls Logo

Renesas RL78/G10 - Master Transmission;Reception

Renesas RL78/G10
637 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RL78/G10 CHAPTER 12 SERIAL ARRAY UNIT
R01UH0384EJ0311 Rev. 3.11 325
Dec 22, 2016
12.5.3 Master transmission/reception
Master transmission/reception is that the RL78/G10 outputs a transfer clock and transmits/receives data to/from other
device.
3-Wire Serial I/O CSI00 CSI01
Note 1
Target channel Channel 0 of SAU0 Channel 1 of SAU0
Pins used SCK00, SI00, SO00 SCK01, SI01, SO01
Interrupt INTCSI00 INTCSI01
Transfer end interrupt (in single-transfer mode) or buffer empty interrupt (in continuous transfer
mode) can be selected.
Error detection flag Overrun error detection flag (OVF0n) only
Transfer data length 7 or 8 bits
Transfer rate
Note 2
Max. fCLK/4 [Hz] (SDR0nH[7:1] = 1 or more)
Min. f
CLK/(2 × 2
15
× 128) [Hz]
Data phase
Selectable by the DAP0n bit of the SCR0nH register
DAP0n = 0: Data I/O starts at the start of the operation of the serial clock.
DAP0n = 1: Data I/O starts half a clock before the start of the serial clock operation.
Clock phase
Selectable by the CKP0n bit of the SCR0nH register
CKP0n = 0: Non-inversion
CKP0n = 1: Inverted
Data direction MSB or LSB first
Notes 1. 16-pin products only.
2. Use this operation within a range that satisfies the conditions above and the AC characteristics in the
electrical specifications (see CHAPTER 24 ELECTRICAL SPECIFICATIONS).
Remarks 1. f
CLK: System clock frequency
2. n = 0, 1

Table of Contents

Related product manuals