EasyManua.ls Logo

Renesas RL78/G15 - Page 332

Renesas RL78/G15
765 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RL78/G15 CHAPTER 10 A/D CONVERTER
R01UH0959EJ0110 Rev.1.10 Page 332 of 765
Mar 7, 2023
Figure 10-11. Conversion Operation of A/D Converter (Software Trigger Mode)
Writing 1 to ADCS
ADCS
Sampling time
A/D converter
operation
Conversion
standby
Sampling
A/
D conversion
Conversion
standby
Conversion time
Undefined
SAR
ADCR, ADCRH
INTAD
Conversion
result
Conversion
result
A/D conversion is performed once when the bit 7 (ADCS) of A/D converter mode register 0 (ADM0) is set to 1 by
software. The ADCS bit is automatically cleared to 0 after A/D conversion ends.
Reset signal generation clears the A/D conversion result register (ADCR, ADCRH) to 0000H or 00H.

Table of Contents

Related product manuals