RL78/G15 CHAPTER 6 TIMER ARRAY UNIT
R01UH0959EJ0110 Rev.1.10 Page 168 of 765
Mar 7, 2023
6.2 Configuration of Timer Array Unit
Timer array unit includes the following hardware.
Table 6-1. Configuration of Timer Array Unit
Item Configuration
Timer/counter Timer count register mn (TCRmn)
Register Timer data register mn (TDRmn)
Timer input TI00 to TI07
Note 1
Timer output TO00 to TO07
Note 1
, output controller
Control registers <Registers of unit setting block>
●
Peripheral enable register 0 (PER0)
●
Timer clock select register m (TPSm)
●
Timer channel enable status register m (TEm)
●
Timer channel start register m (TSm)
●
Timer channel stop register m (TTm)
●
Timer output enable register m (TOEm)
●
Timer output register m (TOm)
●
Timer output level register m (TOLm)
●
Timer output mode register m (TOMm)
<Registers of each channel>
●
Timer mode register mn (TMRmn)
●
Timer status register mn (TSRmn)
●
Input switch control register (ISC)
●
Noise filter enable registers 1 (NFEN1)
●
Port mode control register (PMCxx)
Note 2
●
Port mode register (PMxx)
Note 2
●
Port register (Pxx)
Note 2
Note 1. The presence or absence of timer I/O pins of channel 0 to 7 depends on the product. See Table 6-2 Timer
I/O Pins provided in Each Product.
Note 2. The Port mode control register (PMCxx), port mode registers (PMxx) and port registers (Pxx) to be set differ
depending on the product. For details, see 4.5.3 Register setting examples for used port and alternate
functions.
Remark m: Unit number (m = 0), n: Channel number (n = 0 to 7)