RL78/G15 CHAPTER 6 TIMER ARRAY UNIT
R01UH0959EJ0110 Rev.1.10 Page 230 of 765
Mar 7, 2023
Figure 6-42. Example of Set Contents of Registers During Operation as Interval Timer/Square Wave Output (2/2)
(b) Timer output register m (TOm)
Bit n
TOm TOmn
0: Outputs 0 from TOmn.
1: Outputs 1 from TOmn.
1/0
(c) Timer output enable register m (TOEm)
Bit n
TOEm
TOEm
n
0: Stops the TOmn output operation by counting operation.
1: Enables the TOmn output operation by counting operation.
1/0
(d) Timer output level register m (TOLm)
Bit n
TOLm
0: Cleared to 0 when TOMmn = 0 (master channel output mode).
0
(e) Timer output mode register m (TOMm)
Bit n
TOMm
TOMm
n
0: Sets master channel output mode.
0
Remark m: Unit number (m = 0), n: Channel number (n = 0 to 7)