EasyManua.ls Logo

Renesas RL78/G15 - Page 240

Renesas RL78/G15
765 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RL78/G15 CHAPTER 6 TIMER ARRAY UNIT
R01UH0959EJ0110 Rev.1.10 Page 240 of 765
Mar 7, 2023
Figure 6-49. Example of Basic Timing of Operation as Frequency Divider (MD0n0 = 1)
TS0n
TE0n
TDR0n
TCR0n
INTTM0n
0000H
2
1
TI0n
0
2 2
1 1
0 0
1 1 1 1
0 0 0 0
Divided by 4
0002H 0001H
TO0n
Divided by 6
Remark 1. n: Channel number (n = 0, 3)
Remark 2. TS0n: Bit n of timer channel start register 0 (TS0)
TE0n: Bit n of timer channel enable status register 0 (TE0)
TI0n: TI0n pin input signal
TCR0n: Timer count register 0n (TCR0n)
TDR0n: Timer data register 0n (TDR0n)
TO0n: TO0n pin output signal

Table of Contents

Related product manuals