EasyManua.ls Logo

Renesas RL78/G15 - Page 258

Renesas RL78/G15
765 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RL78/G15 CHAPTER 6 TIMER ARRAY UNIT
R01UH0959EJ0110 Rev.1.10 Page 258 of 765
Mar 7, 2023
Figure 6-62. Example of Set Contents of Registers to Delay Counter (2/2)
(b) Timer output register m (TOm)
Bit n
TOm TOmn
0: Outputs 0 from TOmn.
0
(c) Timer output enable register m (TOEm)
Bit n
TOEm
TOEm
n
0: Stops TOmn output operation by counting operation.
0
(d) Timer output level register m (TOLm)
Bit n
TOLm
TOLmn
0: Cleared to 0 when TOMmn = 0 (master channel output mode).
0
(e) Timer output mode register m (TOMm)
Bit n
TOMm
TOMm
n
0: Sets master channel output mode.
0
Remark m: Unit number (m = 0), n: Channel number (n = 0 to 7)

Table of Contents

Related product manuals