RL78/G15 CHAPTER 6 TIMER ARRAY UNIT
R01UH0959EJ0110 Rev.1.10 Page 292 of 765
Mar 7, 2023
Figure 6-80. Example of Basic Timing of Operation for Two-channel Input with One-shot Pulse Output Function
TS0n
TE0n
TDR0n
TCR0n
TO0n
a
TI0n
0000H
FFFFH
INTTM0n
a + 2
a + 2
TS0p
TE0p
TCR0p
TO0p
0000H
FFFFH
INTTM0p
b + 1 b + 1
Master
channel
Slave
channel
0000H
b
TDR0p
TI0p
b
Remark 1. n: Master channel number (n = 0, 2)
p: Slave channel number (p = 3)
Remark 2. TS0n, TS0p: Bit n, p of timer channel start register 0 (TS0)
TE0n, TE0p: Bit n, p of timer channel enable status register 0 (TE0)
TI0n, TI0p: TI0n and TI0p pins input signal
TCR0n, TCR0p: Timer count registers 0n, 0p (TCR0n, TCR0p)
TDR0n, TDR0p: Timer data registers 0n, 0p (TDR0n, TDR0p)
TO0n, TO0p: TO0n and TO0p pins output signal