RL78/G15 CHAPTER 3 CPU ARCHITECTURE
R01UH0959EJ0110 Rev.1.10 Page 57 of 765
Mar 7, 2023
Figure 3-2. Memory Map (R5F120x7 (x = 0, 1, 4, 6))
RAM
Note 1
1 KB
Special function register
(SFR)
256
bytes
FFFFFH
00000H
FFF00H
FFEFFH
FFEE0H
FFEDFH
General-
purpose register
32 bytes
F0800H
F07FFH
Special function register (2nd SFR)
2
KB
F0000H
EFFFFH
01000H
00FFFH
FFB00H
FFAFFH
F1000H
F0FFFH
Program
memory
space
Data
memory
space
00FFFH
Vector table area
128 bytes
00080H
0007FH
00000H
CALLT table area
64 bytes
Option byte area
4 bytes
000C0H
000BFH
000C4H
000C3H
Program area
On-
chip debug security
ID setting area
10 bytes
000CEH
000CDH
F9400H
F
93FFH
09000H
08
FFFH
09400H
093FFH
Reserved
Reserved
CF mirror
2 KB
Reserved
F9000H
F
8FFFH
DF mirror
1 KB
Reserved
Data flash memory
1
KB
Code flash memory
4 KB
Note 1. Instructions can be executed from the RAM area excluding the general-purpose register area.