EasyManua.ls Logo

Renesas RL78/G15 - Page 242

Renesas RL78/G15
765 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RL78/G15 CHAPTER 6 TIMER ARRAY UNIT
R01UH0959EJ0110 Rev.1.10 Page 242 of 765
Mar 7, 2023
Figure 6-50. Example of Set Contents of Registers During Operation as Frequency Divider (2/2)
(b) Timer output register 0 (TO0)
Bit n
TO0 TO0n 0: Outputs 0 from TO0n.
1: Outputs 1 from TO0n.
1/0
(c) Timer output enable register 0 (TOE0)
Bit n
TOE0 TOE0n
0: Stops the TO0n output operation by counting operation.
1: Enables the TO0n output operation by counting operation.
1/0
(d) Timer output level register 0 (TOL0)
Bit n
TOL0 TOL0n
0: Cleared to 0 when master channel output mode (TOM0n = 0)
0
(e) Timer output mode register 0 (TOM0)
Bit n
TOM0
TOM0n
0: Sets master channel output mode.
0
Remark n: Channel number (n = 0, 3)

Table of Contents

Related product manuals