EasyManua.ls Logo

AMD AMD5K86 - External Interrupts

AMD AMD5K86
416 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
AMDl'
18524B/O-Mar1996
AMD5J1J6
Processor
Technical
Reference
Manual
30.
The
first
code
fetch
after
register
initialization
during
INiT
or
RESET
does
not
occur
if
AHOLD,
7IDFF,
or
HLDA
is
asserted.
37.
PRDY
is
asserted
either
when
R/S
goes
Low
or
when
the
Test
Access
Port
(TAP)
instrudion,
USEHDT,
is
executed.
In
the
latter
case,
R/S
is
watched
for
a
Low-to-High
transition,
which
takes
the
processor
out
of
the
Hardware
Debug
Tool
(HDT)
mode.
32.
The
processor
can
go
into
the
Hardware
Debug
Tool
(HDT)
mode
from
within
SMM
either
when
rit&Cfs
Low
or
when
the
TAP
instrudion,
USEHDT,
is
executed
(the
instruction
causes
the
processor
to
assert
PRDY).
In
this
case,
can
be
toggled
with
HDT
commands.
"SMlACT
seleds
main
or
SMM
memory.
33.
Only
NMI,
INlT,
RESET,
and"SMl
gets
the
processor
out
of
the
Shutdown
state.
34.
The
processor
cannot
drive
the
Stop-Grant
special
bus
cycle.
35.
HOLD
is
sampled,
but
the
only
practical
effect
is
to
assert
HLDA.
36.
Writebacks
or
writethroughs
cannot
occur
when
HLDA
is
asserted.
37.
During
writebacks.
38.
During
writebacks
or
writethroughs.
39.
Including
writebacks
and
writethroughs
(except
for
HLDA).
40.
The
processor
cannot
drive
the
interrupt
acknowledge
cycle,
and
therefore
cannot
obtain
the
interrupt
vector.
47.
IfRJJ5R
is
asserted
while
AHOLD,
7IDFF,
or
HLDA
is
asserted,
the
outcome
of
the
flush
depends
on
whether
the
flush
causes
write-
bocks
of
modified
lines.
If
no
writebacks
are
needed,
the
processor
invalidates
aI/lines
but
does
not
perform
the
RJJ5R-acknowledge
cycle
until
the
processor
gets
control
of
the
bus
again.
If a
writeback
is
needed,
the
processor
stops
at
that
writeback
without
having
invalidated
any
lines,
waits
until
control
of
the
bus
is
retumed
to
the
processor,
then
completes
the
RJJ5R
operation.
42.
Driven
or
sampled
only
during
reads.
43.
Sampled
after
AHOLD
or
HLDA
is
asserted,
and
while
the
processor
completes
an
in-progress
bus
cycle.
44.
Without
7JJS
during
cache
accesses,
with
7JJS
during
cache
writethroughs
and
writebacks.
Signal
Overview
5-13

Table of Contents

Related product manuals