EasyManua.ls Logo

GigaDevice Semiconductor GD32VF103 - Page 253

GigaDevice Semiconductor GD32VF103
536 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
GD32VF103 User Manual
253
request will be sent by TIMERx.
If one more DMA request event occurs, TIMERx will repeat the process above.
Timer debug mode
When the RISC-V core halted, and the TIMERx_HOLD configuration bit in DBG_CTL register
is set to 1, the TIMERx counter stops.

Table of Contents

Related product manuals