Datasheet 519
LPC Interface Bridge Registers (D31:F0)
13.8.3.2 PM1_EN—Power Management 1 Enable Register
I/O Address: PMBASE + 02h
Attribute: R/W
Default Value: 0000h Size: 16-bit
Lockable: No Usage: ACPI or Legacy
Power Well: Bits 0
–7: Core,
Bits 8
–9, 11–15: Resume,
Bit 10: RTC
Bit Description
15 Reserved
14
PCI Express* Wake Disable(PCIEXPWAK_DIS) — R/W. Modification of this bit has
no impact on the value of the PCIEXP_WAKE_STS bit.
0 = Inputs to the PCIEXP_WAKE_STS bit in the PM1 Status register enabled to wake
the system.
1 = Inputs to the PCIEXP_WAKE_STS bit in the PM1 Status register disabled from
waking the system.
13:11 Reserved
10
RTC Event Enable (RTC_EN) — R/W. This bit is in the RTC well to allow an RTC event
to wake after a power failure. In addition to being cleared by RTCRST# assertion, the
PCH also clears this bit due to a Power Button Override event, Intel ME Initiated Power
Button Override, Intel ME Initiated Host Reset with Power down, SMBus unconditional
power down, processor thermal trip event, or due to an internal thermal sensor
catastrophic condition.
0 = No SCI (or SMI#) or wake event is generated then RTC_STS (PMBASE + 00h, bit
10) goes active.
1 = An SCI (or SMI#) or wake event will occur when this bit is set and the RTC_STS bit
goes active.
9Reserved.
8
Power Button Enable (PWRBTN_EN) — R/W. This bit is used to enable the setting
of the PWRBTN_STS bit to generate a power management event (SMI#, SCI).
PWRBTN_EN has no effect on the PWRBTN_STS bit (PMBASE + 00h, bit 8) being set by
the assertion of the power button. The Power Button is always enabled as a Wake
event.
0 = Disable.
1 = Enable.
7:6 Reserved.
5
Global Enable (GBL_EN) — R/W. When both the GBL_EN and the GBL_STS bit
(PMBASE + 00h, bit 5) are set, an SCI is raised.
0 = Disable.
1 = Enable SCI on GBL_STS going active.
4:1 Reserved.
0
Timer Overflow Interrupt Enable (TMROF_EN) — R/W. Works in conjunction with
the SCI_EN bit (PMBASE + 04h, bit 0) as described below:
TMROF_EN SCI_EN Effect when TMROF_STS is set
0 X No SMI# or SCI
10 SMI#
11 SCI