EasyManuals Logo

ST STM32F10 Series User Manual

ST STM32F10 Series
519 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #42 background imageLoading...
Page #42 background image
Power control (PWR) UM0306
42/519
Bit 1
PDDS: Power Down Deepsleep.
This bit is set and cleared by software. It works together with the LPDS bit.
0: Enter STOP mode when the CPU enters Deepsleep. The regulator status
depends on the LPDS bit.
1: Enter STANDBY mode when the CPU enters Deepsleep.
Bit 0
LPDS: Low-Power Deepsleep.
This bit is set and cleared by software. It works together with the PDDS bit. 0:
Voltage regulator on during STOP mode
1: Voltage regulator in low-power mode during STOP mode
www.BDTIC.com/ST

Table of Contents

Other manuals for ST STM32F10 Series

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the ST STM32F10 Series and is the answer not in the manual?

ST STM32F10 Series Specifications

General IconGeneral
BrandST
ModelSTM32F10 Series
CategoryMicrocontrollers
LanguageEnglish

Related product manuals