EasyManua.ls Logo

Infineon TriCore TC1.6P - LD.A - Load Word to Address Register

Infineon TriCore TC1.6P
484 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
TriCore
®
TC1.6P & TC1.6E
32-bit Unified Processor Core
Instruction Set
V1.0 2013-07
User Manual (Volume 2) 3-150
LD.A
Load Word to Address Register
Description
Load the word contents of the memory location specified by the addressing mode into address register A[a].
Note:If the target register is modified by the addressing mode, the result is undefined.
LD.AA[a], off18 (ABS)(Absolute Addressing Mode)
EA = {off18[17:14], 14b'0, off18[13:0]};
A[a] = M(EA, word);
LD.AA[a], A[b], off10 (BO)(Base + Short Offset Addressing Mode)
EA = A[b] + sign_ext(off10);
A[a] = M(EA, word);
LD.AA[a], P[b] (BO)(Bit-reverse Addressing Mode)
index = zero_ext(A[b+1][15:0]);
incr = zero_ext(A[b+1][31:16]);
EA = A[b] + index;
A[a] = M(EA, word);
new_index = reverse16(reverse16(index) + reverse16(incr));
A[b+1] = {incr[15:0], new_index[15:0]};
LD.AA[a], P[b], off10 (BO)(Circular Addressing Mode)
index = zero_ext(A[b+1][15:0]);
length = zero_ext(A[b+1][31:16]);
EA = A[b] + index;
A[a] = M(EA, word);
new_index = index + sign_ext(off10);
Load the word contents of the memory location specified by the addressing mode into either address register
A[a] or A[15].
Note:If the target register is modified by the addressing mode, the result is undefined.
31
off18[9:6]
28 27
02
H
26 25
off18[13:10]
22 21
off18[5:0]
16 15
off18[17:14]
12 11
a
8 7
85
H
0
31
off10[9:6]
28 27
26
H
22 21
off10[5:0]
16 15
b
12 11
a
8 7
09
H
0
31
-
28 27
06
H
22 21
-
16 15
b
12 11
a
8 7
29
H
0
31
off10[9:6]
28 27
16
H
22 21
off10[5:0]
16 15
b
12 11
a
8 7
29
H
0

Table of Contents

Related product manuals