EasyManuals Logo
Home>Xilinx>Motherboard>Zynq-7000

Xilinx Zynq-7000 User Manual

Xilinx Zynq-7000
678 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #512 background imageLoading...
Page #512 background image
Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1 512
UG586 November 30, 2016
www.xilinx.com
Chapter 3: RLDRAM II and RLDRAM 3 Memory Interface Solutions
To measure margin with PRBS8 traffic pattern, set the VIO signals with the listed values in
the traffic_gen_top instance in example_top:
vio_modify_enable = 'd1
vio_data_mode_value = 'd7
vio_addr_mode_value = 'd3
vio_instr_mode_value = 'd4
vio_bl_mode_value = 'd2
vio_fixed_bl_value = 'd128
vio_fixed_instr_value = 'd1
vio_data_mask_gen = 'd0
Next, assert vio_dbg_clear_error or assert system reset before proceeding with
automated margin check. The steps to follow for automated margin check include:
1. Start automated window check by issuing a single pulse on the VIO signal,
dbg_win_start.
2. The VIO signal, dbg_win_active indicates that the automated window check is in
progress. The signals dbg_pi_f_inc and dbg_pi_f_dec must not be used when
dbg_win_active is asserted.
3. The current bit and byte being measured are indicated by the VIO signals,
dbg_win_current_bit and dbg_win_current_byte, respectively.
4. To obtain the left and right tap counts for a completed bit, select the desired bit using
VIO signal, dbg_win_bit_select and observe the results on
dbg_win_left_ram_out and dbg_win_right_ram_out, respectively.
Table 3-33 lists the signals associated with this automated window checking functionality.
Table 3-33: Debug Port Signals
Signal Description
dbg_win_start
Single pulse that starts the chk_win state machine. Use the Vivado
logic debug VIO to control this.
dbg_win_bit_select[6:0]
Manual bit selection for reporting of results. The results are provided
on dbg_win_left_ram_out and dbg_win_right_ram_out for the bit
indicated.
dbg_win_active
Flag to indicate chk_win is active and measuring read window margins.
While active, the state machine has control over the debug port
signals.
vio_dbg_clear_error Clear error control signal controlled by chk_win.
Send Feedback

Table of Contents

Other manuals for Xilinx Zynq-7000

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Xilinx Zynq-7000 and is the answer not in the manual?

Xilinx Zynq-7000 Specifications

General IconGeneral
BrandXilinx
ModelZynq-7000
CategoryMotherboard
LanguageEnglish

Related product manuals