EasyManua.ls Logo

Renesas RL78 Series - Page 1319

Renesas RL78 Series
1879 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RL78/F13, F14 CHAPTER 18 CAN INTERFACE (RS-CAN LITE)
R01UH0368EJ0210 Rev.2.10 1287
Dec 10, 2015
SJW[1:0] Bits
These bits are used to specify a Tq value for the resynchronization jump width. A value of 1 Tq to 4 Tq can be
set. Set a value equal to or smaller than the value of the TSEG2 bits.
TSEG2[2:0] Bits
These bits are used to specify a Tq value for the length of phase buffer segment 2 (PHASE_SEG2).
A value of 2 Tq to 8 Tq can be set. Set a value smaller than the value of the TSEG1 bits.
TSEG1[3:0] Bits
These bits are used to specify a Tq value for the total length of the propagation time segment (PROP_SEG) and
phase buffer segment 1 (PHASE_SEG1). A value of 4 Tq to 16 Tq can be set.

Table of Contents

Other manuals for Renesas RL78 Series

Related product manuals