EasyManua.ls Logo

Renesas RL78 Series

Renesas RL78 Series
1879 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RL78/F13, F14 CHAPTER 35 ELECTRICAL SPECIFICATIONS (GRADE K)
R01UH0368EJ0210 Rev.2.10 1769
Dec 10, 2015
Simplified I
2
C mode connection diagram (during communication at different potential)
Simplified I
2
C mode serial transfer timing (during communication at different potential)
Caution Select the TTL input buffer and the N-ch open-drain output mode for the SDAr pin and N-ch open-drain
output mode for the SCLr pin.
Remarks 1. R
b []: Communication line (SDAr, SCLr) pull-up resistance, Cb [F]: Communication line (SDAr, SCLr) load
capacitance, V
b [V]: Communication line voltage
2. f
MCK: Serial array unit operation clock frequency
SDAr
SCLr
SDA
SCL
User's device
Vb
Rb
Vb
Rb
RL78
microcontroller
SDAr
t
LOW
t
HIGH
t
HD : DAT
SCLr
t
SU : DAT
1/f
SCL

Table of Contents

Other manuals for Renesas RL78 Series

Related product manuals