EasyManua.ls Logo

Renesas RL78 Series

Renesas RL78 Series
1879 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RL78/F13, F14 CHAPTER 35 ELECTRICAL SPECIFICATIONS (GRADE K)
R01UH0368EJ0210 Rev.2.10 1773
Dec 10, 2015
(2) When AVREF (+) = AVREFP/ANI0 (ADREFP1 = 0, ADREFP0 = 1), AVREF (-) = AVREFM/ANI1 (ADREFM = 1), target ANI
pin: ANI24 to ANI30 (power supply: EVDD0)
(TA = -40 to +125C, 2.7 V EVDD0 = EVDD1 = VDD 5.5 V, VSS = EVSS0 = EVSS1 = 0 V, Reference voltage (+) = AVREFP,
Reference voltage (-) = AV
REFM = 0 V)
Parameter Symbol Conditions MIN. TYP. MAX. Unit
Resolution RES
8
10 bit
Overall error
Note 1
AINL
10-bit resolution
AV
REFP = VDD
4.0 V V
DD 5.5 V 1.2 4.5 LSB
2.7 V VDD < 4.0 V 1.2 5.0 LSB
Conversion time tCONV
10-bit resolution
AV
REFP = VDD
4.0 V V
DD 5.5 V 2.125 39
µs
2.7 V VDD < 4.0 V 3.1875 39
µs
Zero-scale error
Notes 1, 2
EZS
10-bit resolution
AV
REFP = VDD
2.7 V V
DD 5.5 V 0.35 %FSR
Full-scale error
Notes 1, 2
EFS
10-bit resolution
AV
REFP = VDD
2.7 V V
DD 5.5 V 0.35 %FSR
Integral linearity error
Note 1
ILE
10-bit resolution
AV
REFP = VDD
2.7 V V
DD 5.5 V 3.5 LSB
Differential linearity error
Note 1
DLE
10-bit resolution
AV
REFP = VDD
2.7 V V
DD 5.5 V 2.0 LSB
Reference voltage (+) AVREFP 2.7 VDD V
Analog input voltage VAIN 0
AV
REFP
and
EV
DD0
V
Internal reference voltage (+) VBGR 2.7 V VDD 5.5 V 1.38 1.45 1.5 V
Notes 1. Excludes quantization error (1/2 LSB).
2. This value is indicated as a ratio (%FSR) to the full-scale value.

Table of Contents

Other manuals for Renesas RL78 Series

Related product manuals