EasyManuals Logo

Intel Arria 10 User Manual

Intel Arria 10
607 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #201 background imageLoading...
Page #201 background image
Definition: Device Support Level
Intel FPGA IP cores provide the following support for Intel FPGA device families:
Preliminary support—Intel verifies the IP core with preliminary timing models for
this device family. The IP core meets all functional requirements, but might still be
undergoing timing analysis for the device family. This IP core can be used in
production designs with caution.
Final support—Intel verifies the IP core with final timing models for this device
family. The IP core meets all functional and timing requirements for the device
family. This IP core is ready to be used in production designs.
2.6.5.1.4. Resource Utilization
The following estimates are obtained by compiling the PHY IP core with the Intel
Quartus Prime software.
Table 153. Resource Utilization
Device Speed ALMs ALUTs Logic Registers Memory Block
Arria 10 1G/2.5G 550 750 1200 2 (M20K)
1G/2.5G with IEEE
1588v2 enabled
1200 1850 2550 2 (M20K)
1G/2.5G/5G/10G 1150 1500 2550 6 (M20K)
1G/2.5G/5G/10G
(USXGMII)
650 800 1500 3 (M20K)
2.6.5.2. Using the IP Core
The Intel FPGA IP Library is installed as part of the Intel Quartus Prime installation
process. You can select the 1G/2.5G/5G/10G Multi-rate Ethernet IP core from the
library and parameterize it using the IP parameter editor.
2.6.5.2.1. Parameter Settings
You customize the PHY IP core by specifying the parameters in the parameter editor in
the Intel Quartus Prime software. The parameter editor enables only the parameters
that are applicable to the selected speed.
Table 154. 1G/2.5G/5G/10G Multi-rate Ethernet PHY IP Core Parameters
Name Value Description
Speed 2.5G
1G/2.5G
1G/2.5G/5G/10G
The operating speed of the PHY.
Enable IEEE 1588 Precision
Time Protocol
On, Off Select this parameter for the PHY to provide latency
information to the MAC. The MAC requires this
information if it enables the IEEE 1588v2 feature.
This parameter is enabled only for 2.5G and 1G/2.5G.
Connect to MGBASE-T PHY On, Off Select this option when the external PHY is MGBASE-T
compatible.
This parameter is enabled for 2.5G, 1G/2.5G, and 1G/
2.5G/10G (MGBASE-T) modes.
continued...
2. Implementing Protocols in Arria 10 Transceivers
UG-01143 | 2018.06.15
Intel
®
Arria
®
10 Transceiver PHY User Guide
201

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Intel Arria 10 and is the answer not in the manual?

Intel Arria 10 Specifications

General IconGeneral
Transceiver Data RateUp to 17.4 Gbps
Transceiver Protocols SupportedCPRI, JESD204B
Transceiver Power ConsumptionVaries depending on configuration and data rate. Refer to Intel Arria 10 device power estimation tools.
Transceiver FeaturesClock data recovery
Power Consumption per ChannelVaries depending on data rate and equalization settings. Refer to Intel Arria 10 device power estimation tools.
Transceiver TypeFPGA integrated transceiver
Operating Temperature Range-40°C to 100°C (Industrial)
Number of Transceiver Channelsup to 96 full-duplex

Related product manuals