EasyManuals Logo

Intel Arria 10 User Manual

Intel Arria 10
607 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #371 background imageLoading...
Page #371 background image
Table 241. CMU PLL—Dynamic Reconfiguration
Parameters Range Description
Enable dynamic reconfiguration On/Off Enables the PLL reconfiguration interface. Enables the
simulation models and adds more ports for reconfiguration.
Enable Altera Debug Master
Endpoint
On/Off When you turn this option On, the transceiver PLL IP core
includes an embedded Altera Debug Master Endpoint that
connects internally to the Avalon-MM slave interface for
dynamic reconfiguration. The ADME can access the
reconfiguration space of the transceiver. It can perform
certain test and debug functions via JTAG using the System
Console. Refer to the Reconfiguration Interface and
Dynamic Reconfiguration chapter for more details.
Separate reconfig_waitrequest
from the status of AVMM
arbitration with PreSICE
On/Off
When enabled, the reconfig_waitrequest does not
indicate the status of AVMM arbitration with PreSICE. The
AVMM arbitration status is reflected in a soft status register
bit. (Only available if "Enable control and status registers
feature" is enabled).
Enable capability registers On/Off Enables capability registers that provide high- level
information about the CMU PLL's configuration.
Set user-defined IP identifier Sets a user-defined numeric identifier that can be read from
the user_identifier offset when the capability registers
are enabled.
Enable control and status registers On/Off Enables soft registers for reading status signals and writing
control signals on the PLL interface through the embedded
debug logic.
Configuration file prefix Enter the prefix name for the configuration files to be
generated.
Generate SystemVerilog package
file
On/Off Generates a SystemVerilog package file containing all
relevant parameters used by the PLL.
Generate C header file On/Off Generates a C header file containing all relevant parameters
used by the PLL.
Generate MIF (Memory Initialize
File)
On/Off Generates a MIF file that contains the current configuration.
Use this option for reconfiguration purposes in order to
switch between different PLL configurations.
Table 242. CMU PLL—Generation Options
Parameters Range Description
Generate parameter
documentation file
On/Off Generates a .csv file which contains the descriptions of all
CMU PLL parameters and values.
Table 243. CMU PLL IP Ports
Port Range Clock Domain Description
pll_powerdown
input Asynchronous Resets the PLL when asserted high.
pll_refclk0
input N/A Reference clock input port 0.
There are 5 reference clock input
ports. The number of reference clock
ports available depends on the
Number of PLL reference clocks
parameter.
pll_refclk1
input N/A Reference clock input port 1.
pll_refclk2
input N/A Reference clock input port 2.
continued...
3. PLLs and Clock Networks
UG-01143 | 2018.06.15
Intel
®
Arria
®
10 Transceiver PHY User Guide
371

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Intel Arria 10 and is the answer not in the manual?

Intel Arria 10 Specifications

General IconGeneral
Transceiver Data RateUp to 17.4 Gbps
Transceiver Protocols SupportedCPRI, JESD204B
Transceiver Power ConsumptionVaries depending on configuration and data rate. Refer to Intel Arria 10 device power estimation tools.
Transceiver FeaturesClock data recovery
Power Consumption per ChannelVaries depending on data rate and equalization settings. Refer to Intel Arria 10 device power estimation tools.
Transceiver TypeFPGA integrated transceiver
Operating Temperature Range-40°C to 100°C (Industrial)
Number of Transceiver Channelsup to 96 full-duplex

Related product manuals