Parameter Name Options Description
Reference clock frequency 644.53125 MHz
322.265625 MHz
Specifies the input reference clock frequency. The default is
322.265625 MHz.
Enable additional control
and status ports
On
Off
When you turn this option on, the core includes the
rx_block_lock and rx_hi_ber output.
Include FEC sublayer On
Off
When you turn on this parameter, the core includes logic to
implement FEC and a soft 10GBASE-R PCS. This is applicable
only for the 10G mode.
Set FEC_ability bit on
power up and reset
On
Off
When you turn on this parameter, the core sets the Assert KR
FEC Ability bit (0xB0[16]) FEC ability bit during power up
and reset, causing the core to assert the FEC ability. This option
is required for FEC functionality.
Set FEC_Enable bit on
power up and reset
On
Off
When you turn on this parameter, the core sets the KR FEC
Request bit (0xB0[18]) during power up and reset, causing
the core to request the FEC ability during Auto Negotiation. This
option is required for FEC functionality.
Related Information
Clock and Reset Interfaces on page 143
2.6.4.5.2. 10GBASE-R Parameters
The 10GBASE-R parameters specify basic features of the 10GBASE-R PCS. The FEC
options also allow you to specify the FEC ability.
Table 131. 10GBASE-R Parameters
Parameter Name Options Description
10GbE Reference clock
frequency
644.53125 MHz
322.265625 MHz
Specifies the input reference clock frequency. The default is
322.265625 MHz.
Enable additional control
and status ports
On
Off
When you turn on this parameter, the core includes the
rx_block_lock and rx_hi_ber ports.
Table 132. FEC Options
Parameter Name Options Description
Include FEC sublayer On
Off
When you turn on this parameter, the core includes logic to
implement FEC and a soft 10GBASE-R PCS.
2.6.4.5.3. 10M/100M/1Gb Ethernet Parameters
The 10M/100M/1GbE parameters allow you to specify options for the MII interface and
the 1GbE data rate.
Table 133. 10M/100M/1Gb Ethernet
Parameter Name Options Description
Enable 1Gb Ethernet
protocol
On When you turn this option on, the core includes the GMII
interface and related logic.
continued...
2. Implementing Protocols in Arria 10 Transceivers
UG-01143 | 2018.06.15
Intel
®
Arria
®
10 Transceiver PHY User Guide
172