EasyManuals Logo

STMicroelectronics STM32WL5 Series User Manual

STMicroelectronics STM32WL5 Series
1450 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #353 background imageLoading...
Page #353 background image
RM0453 Rev 5 353/1450
RM0453 Reset and clock control (RCC)
371
7.4.35 RCC CPU2 AHB3 peripheral clock enable register
(RCC_C2AHB3ENR)
Address offset: 0x150
Reset value: 0x0208 0000
Access: no wait state, word, half-word and byte access
Note: When the peripheral clock is not active, the peripheral registers read or write access from
CPU2 is not supported.
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
Res. Res. Res. Res. Res. Res.
FLASH
EN
Res. Res. Res. Res.
IPCC
EN
HSEM
EN
RNG
EN
AES
EN
PKA
EN
rw rw rw rw rw rw
1514131211109 8 76543210
Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res.
Bits 31:26 Reserved, must be kept at reset value.
Bit 25 FLASHEN: CPU2 flash memory interface clock enable
This bit can only be cleared when the flash memory is in power down. It is set and cleared by
software.
0: Flash memory interface clock disabled for CPU2
1: Flash memory interface clock enabled for CPU2
Bits 24:21 Reserved, must be kept at reset value.
Bit 20 IPCCEN: CPU2 IPCC interface clock enable
This bit is set and cleared by software.
0: IPCC clock disabled for CPU2
1: IPCC clock enabled for CPU2
Bit 19 HSEMEN: CPU2 HSEM clock enable
This bit is set and cleared by software.
0: HSEM clock disabled for CPU2
1: HSEM clock enabled for CPU2
Bit 18 RNGEN: CPU2 True RNG clocks enable
This bit is set and cleared by software.
0: True RNG bus and kernel clocks disabled for CPU2
1: True RNG bus and kernel clocks enabled for CPU2
Bit 17 AESEN: CPU2 AES accelerator clock enable
This bit is set and cleared by software.
0: AES clock disabled for CPU2
1: AES clock enabled for CPU2
Bit 16 PKAEN: CPU2 PKA accelerator clock enable
This bit is set and cleared by software. PKA clock is enabled when a hardware PKA SRAM
erase is ongoing.
0: PKA clock disabled for CPU2
1: PKA clock enabled for CPU2
Bits 15:0 Reserved, must be kept at reset value.

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the STMicroelectronics STM32WL5 Series and is the answer not in the manual?

STMicroelectronics STM32WL5 Series Specifications

General IconGeneral
BrandSTMicroelectronics
ModelSTM32WL5 Series
CategoryMicrocontrollers
LanguageEnglish

Related product manuals