Debug support (DBG) RM0453
1394/1450 RM0453 Rev 5
38.10.13 ITM CoreSight component identity register 3 (ITM_CIDR3)
Address offset: 0xFFC
Reset value: 0x0000 00B1
38.10.14 CPU1 ITM register map
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res.
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Res. Res. Res. Res. Res. Res. Res. Res. PREAMBLE[27:20]
rrrrrrrr
Bits 31:8 Reserved, must be kept at reset value.
Bits 7:0 PREAMBLE[27:20]: component ID bits [31:24]
0xB1: Common ID value
Table 280. CPU1 ITM register map and reset values
Offset Register name
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0x000 to
0x07C
ITM_STIM0-31R STIMULUS[31:0]
Reset value xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
0x080
ITM_TER STIMENA[31:0]
Reset value 00000000000000000000000000000000
0x084 to
0xDCC
Reserved Reserved.
0xE00
ITM_TPR PRIVMASK[31:0]
Reset value 00000000000000000000000000000000
0xE04 to
0xE4C
Reserved Reserved.
0xE80
ITM_TCR
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
BUSY
TRACEBUSID[6:0]
Res.
Res.
Res.
Res.
Res.
Res.
TSPRESCALE[1:0]
Res.
Res.
Res.
SWOENA
TXENA
SYNCENA
TSENA
ITMENA
Reset value 00000000 00 00000
0xE84 to
0xFCC
Reserved Reserved.
0xFD0
ITM_PIDR4
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
F4KCOUNT
[3:0]
JEP106CON
[3:0]
Reset value 00000100
0xFD4 to
0xFDC
Reserved Reserved.
0xFE0
ITM_PIDR0
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PARTNUM[7:0]
Reset value 00000001
0xFE4
ITM_PIDR1
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
JEP106ID
[3:0]
PARTNUM
[11:8]
Reset value 10110000