EasyManua.ls Logo

Freescale Semiconductor MPC5553 - Modes of Operation

Default Icon
1208 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
MPC5553/MPC5554 Microcontroller Reference Manual, Rev. 5
Freescale Semiconductor 7-3
7.1.4 Modes of Operation
7.1.4.1 Normal Mode
In normal mode, the XBAR provides the register interface and logic that controls crossbar switch
configuration.
7.1.4.2 Debug Mode
The XBAR operation in debug mode is identical to operation in normal mode.
7.2 Memory Map/Register Definition
The memory map for the XBAR program-visible registers is shown in Table 7-2.
Table 7-2. XBAR Register Memory Map
Address Register Name Register Description Size (bits)
Base
(0xFFF0_4000)
XBAR_MPR0 Master priority register for slave port 0 32
Base + 0x0004–
Base + 0x000F
Reserved
Base + 0x0010 XBAR_SGPCR0 General-purpose control register for slave port 0 32
Base + 0x0014–
Base + 0x00FF
Reserved
Base + 0x0100 XBAR_MPR1 Master priority register for slave port 1 32
Base + 0x0104–
Base + 0x010F
Reserved
Base + 0x110 XBAR_SGPCR1 General-purpose control register for slave port 1 32
Base + 0x114–
Base + 0x02FF
Reserved
Base + 0x0300 XBAR_MPR3 Master priority register for slave port 3 32
Base + 0x0304–
Base + 0x030F
Reserved
Base + 0x0310 XBAR_SGPCR3 General-purpose control register for slave port 3 32
Base + 0x0314–
Base + 0x05FF
Reserved
Base + 0x0600 XBAR_MPR6 Master priority register for slave port 6 32
Base + 0x0604–
Base + 0x060F
Reserved
Base + 0x0610 XBAR_SGPCR6 General-purpose control register for slave port 6 32
Base + 0x0614–
Base + 0x06FF
Reserved

Table of Contents

Related product manuals